The Combinatorics of Cache Misses during Matrix Multiplication

作者:

Highlights:

摘要

In this paper we construct an analytic model of cache misses during matrix multiplication. The analysis in this paper applies to square matrices of size 2m where the array layout function is given in terms of a function Θ that interleaves the bits in the binary expansions of the row and column indices. We first analyze the number of cache misses for direct-mapped caches and then indicate how to extend this analysis to A-way associative caches. The work in this paper accomplishes two things. First, we construct fast algorithms to estimate the number of cache misses. Second, we develop a theoretical understanding of cache misses that will allow us, in subsequent work, to approach the problem of minimizing cache misses by appropriately choosing the bit interleaving function that goes into the array layout function.

论文关键词:

论文评审过程:Received 17 March 2000, Revised 1 September 2000, Available online 25 May 2002.

论文官网地址:https://doi.org/10.1006/jcss.2001.1756