Accurate hardware-based stereo vision

作者:

Highlights:

摘要

To enable both accurate and fast real-time stereo vision in embedded systems, we propose a novel stereo matching algorithm that is designed for high efficiency when realized in hardware. We evaluate its accuracy using the Middlebury Stereo Evaluation, revealing its high performance at minimum tolerance. To outline the resource efficiency of the algorithm, we present its realization as an Intellectual Property (IP) core that is designed for the deployment in Field Programmable Gate Arrays (FPGAs) and Application Specific Integrated Circuits (ASICs).

论文关键词:

论文评审过程:Received 26 January 2009, Accepted 14 July 2010, Available online 11 August 2010.

论文官网地址:https://doi.org/10.1016/j.cviu.2010.07.008